# Low-Jitter Multi-Output All-Digital Clock Generator Using DTC-Based Open Loop Fractional Dividers

Ahmed Elkholy<sup>®</sup>, *Member, IEEE*, Saurabh Saxena, *Member, IEEE*, Guanghua Shu<sup>®</sup>, *Member, IEEE*, Amr Elshazly, *Member, IEEE*, and Pavan Kumar Hanumolu, *Member, IEEE* 

Abstract—An all-digital reconfigurable multi-output clock generator is presented. A digital phase-locked loop provides a high-frequency clock to multiple independent open loop  $\Delta\Sigma$  fractional dividers (FDIVs). A high resolution digital-to-time converter (DTC) whose range is calibrated in background is used to achieve low-jitter performance that is insensitive to process, voltage, and temperature variations. The proposed open loop FDIV operates over a wide frequency range of 20 MHz–1 GHz, and has programmable spread spectrum modulation and instantaneous frequency switching capabilities. Fabricated in a 65-nm process, the prototype FDIV occupies an active area of 0.017 mm². At 1-GHz output frequency, it consumes 3.2 mW from 0.9-V supply and achieves a worst case integrated jitter of 1.44 ps<sub>rms</sub>.

Index Terms—Digitally controlled delay line (DCDL), delay line, digital phase-locked loop (PLL), digital-to-time converter (DTC), dynamic voltage and frequency scaling (DVFS), dynamic frequency scaling (DFS), electromagnetic interference (EMI) reduction, fractional divider (FDIV), fractional-N, frequency switching, frequency synthesizer, spread spectrum clock generator (SSCG), wide bandwidth (BW).

# I. Introduction

DVANCED system-on-chips (SoCs) perform many diverse analog, digital, mixed-signal, and radio frequency functions. An SoC typically includes a wide variety of modules such as multicore processors, memories, I/O interfaces, power management, and wireless transceivers [1]. Each of these modules operates in their own dedicated clock domain that is optimized for the desired performance. For example, I/O interfaces require low-jitter high-frequency clocks, while a processor may require spread spectrum clocking (SSC) to reduce electromagnetic interference (EMI) [2] or fast frequency switching to support power saving techniques such as dynamic frequency scaling (DFS) [3], [4]. Modern multicore processors also require dynamically adjustable per core clock generator that needs to provide fast frequency switching

Manuscript received November 30, 2017; revised February 11, 2018; accepted March 14, 2018. Date of publication April 16, 2018; date of current version May 24, 2018. This paper was approved by Associate Editor Woogeun Rhee. This work was supported in part by Semiconductor Research Corporation under Grant 1836.124 and in part by Analog Devices. (Corresponding author: Ahmed Elkholy.)

- A. Elkholy and P. K. Hanumolu are with the Department of Electrical and Computer Engineering, University of Illinois at Urbana–Champaign, Urbana, IL 61801 USA (e-mail: elkholy2@illinois.edu).
- S. Saxena is with the Department of Electrical Engineering, IIT Madras, Chennai 600036, India.
- Chennai 600036, India.
  G. Shu is with VLSI Research, Oracle Labs, Belmont, CA 94002 USA.
- A. Elshazly is with Intel Corporation, Hillsboro, OR 97124 USA.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2018.2817602

with no frequency overshoot and tight settling time, power, and area constraints [5], [6]. To meet these diverse requirements, SoC clock generators are typically implemented as the fractional-N phase-locked loops (FNPLLs) [7]. But, PLL bandwidth (BW) limits the minimum achievable settling time during frequency switching, and limits the amount of EMI reduction [8]. Two-point modulation technique with calibrated modulation paths can overcome the BW limitation [9], [10]. However, the very slow settling time of the calibration limits its usage in the dynamically adjustable SoC clock generators. Alternatively, open loop modulation based on multi-phase switching or digital delay lines can achieve excellent EMI reduction and precise modulation depth [2], [11], but they suffer from the large deterministic jitter (DJ).

In view of these drawbacks, we propose a reconfigurable all-digital clock generator using open loop fractional dividers (FDIVs) [12]. Using a low-jitter high-frequency clock provided by a digital PLL, multiple independent output clocks are generated within a frequency range of 20–1000 MHz. The open loop architecture overcomes the BW limitation of FNPLLs and achieves nearly unlimited spread spectrum modulation and instantaneous frequency switching without any frequency overshoot. The proposed background calibrated  $\Delta \, \Sigma$  quantization error cancellation scheme implemented using a high resolution digital-to-time converter (DTC) helps to achieve excellent jitter performance.

Rest of this paper is organized as follows. A brief overview of fractional-N frequency synthesis and modulation techniques is presented in Section II. Architectural design details of the proposed open loop FDIV are presented in Section III, while Section IV provides circuit design details including comprehensive linearity analysis of the DTC. Measured results from the test chip are shown in Section V and key contributions of this paper are summarized in Section VI.

# II. FRACTIONAL-N MODULATION TECHNIQUES

# A. Closed Loop: Fractional-N PLLs

Block diagram of a conventional digital FNPLL is shown in Fig. 1(a). Fractional-N operation is achieved by dithering the feedback divider using a  $\Delta\Sigma$  modulator. A time-to-digital converter (TDC) detects the phase error between reference and dithered feedback clocks [13]. The TDC output is filtered by a digital loop filter and used to control the frequency of a digitally controlled oscillator (DCO). The jitter performance is dictated by the PLL BW and optimizing it under conflicting



Fig. 1. Block diagram of conventional fractional-N synthesizers using (a)  $\Delta\Sigma$  digital FNPLL and (b)  $\Delta\Sigma$ -based phase switching.



Fig. 2. Block diagram of the proposed multi-output all-digital clock generation unit using open loop FDIVs.

requirements is a challenge. A narrow PLL BW helps to low-pass filter the shaped quantization noise, but this comes at the expense of the limited modulation BW, slow settling time, and inadequate filtering of the oscillator phase noise. Quantization noise cancellation (QNC) techniques [13]–[15] can help to overcome this tradeoff, thereby achieving excellent jitter performance. Two-point modulation techniques can further extend modulation BW [16], but they are susceptible to mismatch between the two modulation paths. Background gain calibration [9], [10] can be used to correct path mismatches across process, voltage, and temperature (PVT) variations, but very slow convergence of the calibration makes this approach unsuitable for SoC clock generators where the output frequency and modulation parameters have to be switched dynamically.

#### B. Open Loop: Multi-Phase Switching

Open loop frequency synthesis based on the phase switching was proposed to mitigate the modulation BW limitation of FNPLLs [17]–[20]. Fractional-N synthesis was performed by rotating M equally spaced clock signals,  $[p_1, p_2, \ldots, p_M]$ , all of which have the same frequency and phase separation of  $2\pi/M$  [rad] between adjacent signals [see Fig. 1(b)]. These clock phases are typically generated using either ring oscillators embedded in integer-N PLLs [17] or standard quadrature generation techniques [20]. A digital phase accumulator integrates fractional frequency control word, FCW<sub>F</sub>, and generates control sequence of the phase multiplexor. For example, when M=16 and the fractional part ( $\alpha_{\rm FR}=1/16$ ) the phase multiplexor is controlled according to the following

periodic sequence:  $[p_1, p_2, \dots p_M, p_1, \dots]$ , resulting in an output period equal to  $T_{\rm O} \cdot (1 + \alpha_{\rm FR})$ . Because the output frequency resolution is governed by minimum phase separation, phase interpolators are sometimes used to improve resolution [18], [21], [22]. Finer frequency resolution can be achieved by using a digital  $\Delta \Sigma$  modulator to drive the phase accumulator [18], [20]. In [21], a QNC technique is proposed by directly modulating the voltage controlled oscillator (VCO) of the multi-phase clock generator to cancel the shaped quantization error. Consequently, open loop modulation and low phase noise performance were achieved simultaneously. However, it requires relatively accurate knowledge of the VCO gain,  $K_{VCO}$ , for perfect QNC, which makes it sensitive to PVT variations. Besides, this approach cannot provide multiple independent outputs, as the multi-phase clock generator cannot be shared. The non-linearity of the digital-to-phase conversion degrades spurious and phase noise performance. VCO delay cells and the routing paths have to be precisely matched to minimize the performance degradation [23]. Finally, the need to drive multiple high-frequency clocks may significantly increase the power consumption of this approach. In view of the aforementioned drawbacks of existing open loop modulators, we propose an open loop FDIV architecture that can achieve low-jitter and fine resolution.

# III. PROPOSED CLOCK GENERATOR

The proposed clock generator is shown in Fig. 2. It is composed of a digital FNPLL that generates low-jitter high-frequency ( $\sim$ 5 GHz) output clock, OUT $_0$ , from a 50-MHz reference clock and open loop FDIVs that generate multi-



Fig. 3. (a) Block and (b) timing diagrams of a  $\Delta\Sigma$  FDIV.

ple independent output clocks,  $OUT_m$ ,  $m=1,2,\ldots,M$ . This paper focuses on the design and implementation of the open loop FDIV, while FNPLL design details can be found in [24]. Each mth FDIV is controlled by a dedicated frequency control word,  $FCW_m$ , such that its output frequency,  $F_m$  is equal to

$$F_{\rm m} = \frac{F_0}{N_{\rm m} + \alpha_{\rm m}} \tag{1}$$

where  $N_{\rm m}$  and  $\alpha_{\rm m}$  are the integer and fractional division ratios, respectively. Such an FDIV can be implemented using the so-called  $\Delta \Sigma$ -FDIV architecture, where the divider modulus is dithered by a  $\Delta \Sigma$  modulator [25]. Because the proposed FDIV is based on this architecture, it is instructive to first review the behavior of  $\Delta \Sigma$ -FDIV. To this end, consider a simple dualmodulus divider whose division ratio (4/5 in this example) is controlled by a first-order  $\Delta \Sigma$  modulator. A division ratio of 4.25 (N = 4 and  $\alpha = 0.25$ ) is realized by dividing the input by 4 for three cycles and by 5 for one cycle in a repetitive manner, as shown in Fig. 3. Comparing output clock, CLK<sub>MMD</sub> to the ideal clock, CLK<sub>IDEAL</sub> reveals that DJ in the amount of  $0.25T_{\rm IN}$  is added in the first cycle, which accumulates to  $0.75T_{\rm IN}$  by the third cycle. In the fourth cycle, output clock aligns with the ideal clock (DJ = 0) and this DJ pattern repeats every four cycles. This DJ behavior is a direct result of truncating FCW and can be expressed in terms of  $\Delta \Sigma$  truncation error,  $e_q$ , as

$$DJ[k] = -e_{\mathfrak{q}}[k] \cdot T_{\text{IN}}.$$
 (2)

Because DJ can be nearly as large as  $T_{\rm IN}$ , which is prohibitive in many applications, it must be suppressed. When FDIV is embedded in the feedback path of an FNPLL,  $\Delta \Sigma$  quantization error is filtered by PLL's low-pass transfer function. For a stand-alone open loop FDIV, the quantization error can only be canceled in time-domain [18].

A simplified block diagram of the proposed open loop FDIV is shown in Fig. 4. It consists of a multi-modulus divider (MMD) followed by a DTC that performs QNC. The input FCW is composed of 7-bit integer and 14-bit fractional frequency control words denoted as FCW<sub>I</sub> and FCW<sub>F</sub>, respectively. FCW<sub>I</sub> controls the integer division ratio (N) from 4 to 127, while FCW<sub>F</sub> controls the fractional part  $\alpha$ , resulting in a division ratio of  $N + \alpha$ . As shown in Fig. 4, FCW<sub>F</sub> is truncated to 1 bit using a first-order  $\Delta \Sigma$  modulator and added to FCW<sub>I</sub>. The  $\Delta \Sigma$  modulator output,  $\Delta \Sigma_O$ , is added to FCW<sub>I</sub> to control an extended range MMD [24], which seamlessly



Fig. 4. Simplified block diagram of the stand-alone open loop  $\Delta \Sigma$  FDIV.

switches the divider between two consecutive integer values to produce the desired output fractional frequency,  $F_{\rm IN}/(N+\alpha)$ . However, as described earlier, truncation error,  $e_{q}$ , introduced by the  $\Delta\Sigma$  modulator directly appears as DJ in the output clock. Noting that instantaneous quantization error,  $e_q$ , causes an output DJ of  $e_{\rm q} \times T_{\rm IN}$ , we propose to cancel it by adding an equal and opposite amount of phase shift to the divider output. To this end, a DTC (DTC<sub>M</sub>), whose gain is calibrated to be  $T_{\rm IN}$  is used. The timing diagram in Fig. 3 shows the added phase shift by the DTC, where output clock matches the ideal clock and DJ is completely canceled. In contrast to phase interpolator-based QNC [18], DTC-based QNC offers better linearity and lower power consumption. But to perfectly cancel the  $\Delta\Sigma$  quantization noise, the DTC gain has to be calibrated to match the input clock period,  $T_{\rm IN}$ , using a digital calibration unit. The DTC gain is calibrated by digitally scaling its input  $e_q$  by a calibration factor  $K_G$ . The details of proposed calibration are described next. In the context of FNPLLs, the feedback FDIV clock (FB) will be phase-locked to the reference clock (REF), and an accurate DTC-based QNC scheme can be realized as in [14] and [15]. The TDC output (ERR) simply detects the residual quantization noise, and a least mean square (LMS) correlation technique can precisely set the calibration factor  $K_G$ . These techniques cannot be applied in the proposed stand-alone open loop FDIV, as we cannot detect the residual quantization noise. In view of this bottleneck, we propose a new accurate QNC calibration scheme that does not require a reference clock. The details of proposed calibration are described next.

# A. Background DTC Gain Calibration

The basic concept of proposed digital calibration technique is shown in Fig. 5. It is based on a digital delay-locked loop (DLL) and does not require any external reference clock. D-flip-flop, DFF<sub>S</sub>, synchronizes MMD output with the input clock,  $CLK_{IN}$  while a second flip-flop, DFF<sub>R</sub>, which is matched to DFF<sub>S</sub> delays the synchronized clock by one input clock cycle,  $T_{IN}$ . Consequently, the time difference between the two flip-flop outputs,  $CLK_{S}$  and  $CLK_{R}$ , equals one input clock period,  $T_{IN}$ , as illustrated in the timing diagram in Fig. 5. A simple digital DLL consisting of a bang-bang phase detector (BBPD) and a digital calibration filter locks  $CLK_{S}$  and  $CLK_{R}$ , thereby setting the DTC, DTC<sub>M</sub>, delay range to  $T_{IN}$ . Under this condition, digital filter output rep-



Fig. 5. Block and timing diagrams of the open loop FDIV with foreground calibration of DTC gain.



Fig. 6. Detailed block diagram of the proposed open loop FDIV with background calibration of DTC gain.

resents the DTC range and can be used as the gain calibration factor  $K_{\rm G}$  to scale the  $\Delta\Sigma$  error signal  $e_{\rm q}$  (see Fig. 4). However, this way of calibrating the DTC gain in a foreground manner is susceptible to supply and temperature variations and can result in severely degraded performance across different operating conditions.

To mitigate this, calibration is performed in background by placing a complementary delay line, DTC<sub>C</sub>, in the DLL feedback path, as shown in Fig. 6. The main delay line, DTC<sub>M</sub>, is controlled by delay control word, DCW<sub>M</sub> =  $K_G \cdot e_q$ , while the complementary delay line, DTC<sub>C</sub>, is controlled by DCW<sub>C</sub> =  $K_G \cdot (1-e_q)$ . In steady state, DLL establishes the sum of DTC<sub>M</sub> and DTC<sub>C</sub> delays to be equal to  $T_{\rm IN}$  as shown as follows:

$$e_{q} \cdot K_{G} \cdot T_{DTC,M} + (1-e_{q}) \cdot K_{G} \cdot T_{DTC,C} = T_{IN}$$
 (3)

where  $T_{\rm DTC,M}$  and  $T_{\rm DTC,C}$  represent full-scale delays of DTC<sub>M</sub> and DTC<sub>C</sub>, respectively. The sensitivity of gain calibration factor  $K_{\rm G}$  to PVT is greatly reduced by matching the two DTCs ( $T_{\rm DTC,M} = T_{\rm DTC,C}$ ), resulting in

$$K_{\rm G} \cdot T_{\rm DTC.M} = T_{\rm IN}.$$
 (4)

Note that, in any practical DTC, zero-input code produces nonzero minimum DTC delay,  $T_{\rm O}$ , which appears as an offset and degrades the calibration accuracy. To overcome this, an equal delay is introduced in the reference time path using an offset delay line, DTC<sub>OFF</sub>, which cancels  $T_{\rm O}$  delay of DTC<sub>M</sub> and DTC<sub>C</sub>. Initial offset calibration step is done, by bypassing DFF<sub>R</sub> using a multiplexor, MUX<sub>CAL</sub>, and setting  $K_{\rm G}=0$  so that the inputs to the main and complementary DTCs are zero. After the DLL is locked, DTC<sub>OFF</sub> delay will match the offset delays of the DTC<sub>M</sub> and DTC<sub>C</sub> in addition to any input-referred BBPD offset. This offset delay control word, DCW<sub>OFF</sub>, is held and used in normal operation. Fig. 7 shows the behavioral time-domain simulation results of the proposed FDIV for  $\alpha=2^{-14}$ , where  $K_{\rm G}$  settles in less than 1  $\mu$ s, and jitter reduces to less than 1  $\mu$ s<sub>rms</sub>.

As the current drawn from the  $DTC_M$  depends on its input code  $DCW_M$ , adding the complementary  $DTC_C$  makes total current drawn by DTC independent of the input code  $DCW_M$ . This is crucial in achieving high linearity and minimizing supply induced DJ. While background digital calibration ensures minimal DTC gain variation across PVT, the overall jitter performance will then be greatly impacted by the integral



Fig. 7. Time-domain behavioral simulation results. (a) Calibration settling and (b) jitter histogram after calibration.



Fig. 8. Schematic of a single-stage DTC.

non-linearity (INL) of the DTC, which manifests at the output as fractional spurs and DJ. Therefore, it is crucial to design highly linear DTCs. In Section IV, we analyze delay generation process of the DTC to understand the main factors that impact its linearity performance.

### IV. DTC DESIGN AND LINEARITY ANALYSIS

DTC limits FDIV jitter performance in multiple ways. First, DTC adds phase jitter, which scales in inverse proportion to power consumption [26]. The jitter-power product of DTCs was shown to scale linearly with the full-scale delay range in current-mode logic-based implementations, and quadratically in CMOS implementations [27]. In view of this tradeoff, we chose a relatively high-frequency (~5 GHz) input clock to limit the required DTC range to 200 ps. Second, DTC quantization error appears as output jitter. Increasing the number of DTC bits increases the input operand width of digital multiplier and degrades power efficiency. So DTC resolution is limited to 7 bit ( $\sim$ 2 ps) to satisfy the timing requirements of the  $7 \times 7$  digital multiplier running at 1-GHz output clock. Finally, but more importantly, DTC INL limits the overall jitter and spurious performance. Despite its importance, DTC linearity is not well studied in the literature so far. Our goal in this section is to analyze the delay generation process of DTCs using accurate analytical models.

### A. DTC Linearity Analysis

A DTC can be implemented using a cascade of two CMOS inverters as shown in Fig. 8, where first inverter, INV1, is loaded with a digitally programmable capacitor bank to act as a linearly programmable delay element. The second inverter, INV2, acts as a voltage comparator. For  $N_{\rm DTC}$ -bit DTC, the input digital control word, k, can take any value from 0 to full-scale,  $k_{\rm fs} = 2^{\rm N_{\rm DTC}} - 1$ . The total delay of the DTC,  $t_{\rm d}[k]$ , for a control word, k, is the sum of the delay of

two inverters  $t_{d1}[k]$  and  $t_{d2}[k]$ . INL of the DTC can calculated from the total delay expression using

$$INL[k] = (t_{d}[k] - t_{d}[0]) - \frac{k}{k_{fs}} (t_{d}[k_{fs}] - t_{d}[0])$$
 (5)

where  $k_{\rm fs}$  is the full-scale input code word.

Assuming a step input, first-order analysis of inverter delay [28], can be used to estimate INV1 delay  $t_{\rm d1}[k]$ .  $\alpha$ -power law MOS model [29], [30] is used to account for the impact of velocity saturation. As shown in the Appendix by (9),  $t_{\rm d1}[k]$  is directly proportional to its load capacitance  $t_{\rm d1} \propto C_1[k] = C_0 + k C_{\rm u}$ , where  $C_0$  is the total load capacitance when all the  $2^{\rm NDTC} - 1$  switched capacitors are OFF and  $k C_{\rm u}$  is extra capacitance when k unit capacitor cells are switched ON.

There are three main contributors to DTC static non-linearity. First, random mismatch between the unit cells in the capacitor bank introduces non-linearity. For a standard binary weighted capacitor bank, k is represented by binary-coded digital control word,  $dcw_i$ , as

$$k = \sum_{i=0}^{N_{\text{DTC}} - 1} 2^i \cdot \text{dcw}_i \tag{6}$$

 $C_1[k]$  expression is modified to account for random mismatches between the unit cells as follows:

$$C_1[k] = C_o + \sum_{i=0}^{N_{\text{DTC}}-1} 2^i \cdot \text{dcw}_i \cdot C_{\text{u}}[k].$$
 (7)

The expected worst case  $INL_{pk}$  occurs at mid-code transition. Increasing the unit cell size helps to minimize the resulting INL. To ensure  $INL_{pk} < (1/2)$  LSB for a  $3\sigma$  yield, the relative standard deviation of the unit capacitor  $(\sigma_C/C_u)$  must satisfy

$$\frac{\sigma_{\rm C}}{C_{\rm u}} \le \frac{0.5}{3\sqrt{2^{N_{\rm DTC}} - 1}}.$$
 (8)

To obtain 8-bit accuracy, a 1%  $\sigma_{\rm C}/C_{\rm u}$  is necessary, which sets the minimum size for  $C_{\rm u}$ . Second,  $C_{\rm 1}$  non-linearity from the capacitor bank and INV2 input capacitance will cause  $t_{\rm d1}[k]$  to change non-linearly with the load capacitance. Finally, changing  $C_{\rm 1}$  will also change the delay of the second inverter,  $t_{\rm d2}[k]$  non-linearly [31], [32] because of the strong dependence of  $t_{\rm d2}[k]$  on the slow rise/fall times of INV1 output. This behavior becomes the dominant factor as the required DTC delay range increases.

The above-mentioned first-order analysis is accurate only if the input rise/fall times are small and it also does not account for short circuit current. As a result, it cannot be used to accurately describe  $t_{\rm d2}[k]$ . So we derived analytical expression of the inverter output waveform directly by solving the differential equations that describe temporal evolution of INV2 output [30] (see the Appendix). Input waveform  $v_{\rm i2}$  for INV2 is approximated by a falling ramp with a slope of  $-1/\tau_{\rm F} \approx d\,v_{\rm o1}/dt = -1/2t_{\rm d1}$ . Ignoring short circuit current flowing through  $M_{\rm n2}$ , INV2 delay,  $t_{\rm d2}[k]$ , has a non-linear dependence on the fall time  $\tau_{\rm F}^{(\alpha_{\rm p2}/(\alpha_{\rm p2}+1))}$  as shown by (12) in the Appendix. This directly leads to detrimental impact on the DTC INL.

A 65-nm CMOS process technology is used to assess the accuracy of the analysis. Transistor widths have been selected



Fig. 9. Linearity analysis and simulation results for (a) single-stage DTC and (b) eight-stage DTC.

to achieve equal drain currents  $I_{\text{Don}} = I_{\text{Dop}}$  at  $V_{\text{GS}} =$  $V_{\rm DS} = V_{\rm DD}$ . The size of INV2 is six times bigger than INV1, to achieve fast rise time at DTC output. Transistors parameters are extracted using the method described in [29], where  $\alpha_{\rm n1,2} \approx \alpha_{\rm p1,2} \approx 1.5$  and  $n_{1,2} \approx p_{1,2} \approx 0.32$ . A 7-bit capacitor bank (i.e.,  $k_{\rm fs} = 127$ ) is used with unit cell  $C_{\rm u} = 2.8$  fF and OFF capacitance  $C_{\rm o} = 220$  fF. A supply voltage of 1 V and  $C_2 = 25$  fF is used. The effective resolution of DTC is about 2 ps. The calculated INV1 and INV2 delays match closely with transistor-level (BSIM4 models) transient simulations. Fig. 9(a) shows our analysis captures the shape of the INL but it deviates from the simulated INL. This discrepancy is mainly caused by the short circuit current flowing through  $M_{\rm n2}$ . As  $M_{\rm n2}$  operates in linear region, its current,  $I_{n2}$ , can be approximated by a linear function similar to [30]. Using the normalized output voltage expression,  $v_{o2}$ , in (21), the total delay and the INL of the DTC can be calculated. As shown in Fig. 9(a), the calculated INL results from the revised analysis, which accounts for  $I_{n2}$ , closely matches transistor-level transient simulations.

# B. Multistage DTC Design

The required DTC incremental delay range ( $\sim$ 256 ps) can be realized using a single delay stage in principle. However, the unit capacitor cell has a maximum ratio between its ON and OFF capacitance, which considerably increases the offset delay of the DTC,  $T_{\rm O}$  as the incremental delay range increases. This may increase the total DTC delay to more than 500 ps. The input clock period to the DTC can be as small as 1 ns with a small pulsewidth of 250 ps (much smaller than



Fig. 10. Block diagram of the eight-stage DTC.



Fig. 11. Post-layout Monte-Carlo simulations for the DTC INL.

DTC total delay). This means in practice, a single-stage DTC cannot realize the required incremental delay range, because the slow edge rates would swallow the pulse generated at the DTC output. This mandates segmentation by cascading multiple DTCs [33]. As shown by previous linearity analysis, the inverter delay is a strong non-linear function of its input rise/fall time. We propose a scalable segmentation technique (see Fig. 10), which can decouple the achieved incremental delay from input clock pulsewidth.

The segmentation control distributes the desired delay equally among all the delays cells. Each delay cell consists of a CMOS inverter loaded with a tunable 16-unit capacitor bank. The 4 MSBs of DCW control 15 capacitors in all the delay cells, while each of the 3 LSBs control one unit capacitor in different delay cells, as shown in Fig. 10. This ensures a maximum load capacitance deviation of at most one unit capacitor over the entire range of the DCW. This segmentation scheme helps to maintain almost the same rise/fall time among all the stages, which improves the DTC INL. The presented linearity analysis of single-stage DTC can be easily extended to multistage DTC. Fig. 9(b) demonstrates the calculated INL compared to transistor-level simulations for an eight-stage DTC. The segmented architecture helps to reduce the maximum current spike drawn from the supply. It also helps to reduce the integrated jitter performance of the DTC. In the actual implementation, non-linear MOS capacitors were employed to maintain very compact design at the expense of slightly degraded linearity performance. Post-layout Monte-Carlo simulations shown in Fig. 11 indicate about 1 LSB peak INL, where LSB is equal to about 2 ps.

DTC non-linearity leads to imperfect QNC. For a first-order  $\Delta \Sigma$  modulator, the quantization noise  $(e_q)$ , and hence the DTC control word, have a sawtooth periodic pattern with frequency  $F_{FRAC} = \alpha F_{OUT}$  as shown in Fig. 3, which passes through the DTC non-linearity and produces a periodic signal with  $F_{FRAC}$  frequency and waveform similar to DTC INL characteristics.



Fig. 12. Impact of (a) supply voltage and (b) temperature variations on the time offset between the DLL clock paths after the offset calibration step.



Fig. 13. Die micrograph of the clock generation unit and zoomed-in FDIV layout.

This introduces a maximum DJ equals to the peak of the INL characteristics, from which we can calculate the rms jitter value and the spur level at  $F_{\text{FRAC}}$ .

Any inaccuracy in the DTC gain calibration, leads also to imperfect QNC. First, any drift in the time offset between DLL clock paths will translate to an error in the calibration factor  $K_G$  and eventually translate to DJ at the output clock. Fig. 12 demonstrates transistor-level simulation results of the time offset between DLL clock paths across supply and temperature variations after the offset foreground calibration step. Second, any mismatch between main  $T_{\text{DTC,M}}$ and complementary  $T_{\text{DTC,C}}$  incremental delay range, will also translate to an error in the calibration factor  $K_G$  and eventually translate to DJ at the output clock. This is evaluated using Monte-Carlo simulations with 200 runs, where the mean and standard deviation of  $dT = T_{DTC,M} - T_{DTC,C}$  equal to -0.76 and 1.67 ps, respectively. This error can be reduced by increasing the size of the DTC delay cell at the expense of higher power consumption or calibrated using an extra foreground calibration step.

# V. MEASUREMENT RESULTS

A prototype clock generator was fabricated in a 65-nm process and the die photograph is shown in Fig. 13. Layout of the FDIV is shown on the right. Active area is 0.12 mm<sup>2</sup> of which the digital PLL occupies 0.084 mm<sup>2</sup> and two FDIVs



Fig. 14. Measured jitter histograms at 975-MHz FDIV output frequency. (a) Before and (b) after DTC calibration.



Fig. 15. Measured absolute peak-to-peak jitter as a function of the gain calibration code  $(K_G)$  for different supply voltages.

each occupy only 0.017 mm<sup>2</sup>. The PLL design is based on the ring-based digital PLL presented in [24]. It multiplies a 50-MHz reference frequency and provides a 5-GHz output. In order to clearly identify the additive phase jitter and spurious performance of the proposed stand-alone FDIV, it is fully characterized using a 5-GHz clean external clock. The measured integrated jitter (10 kHz-40 MHz) of the 5-GHz clock is less than 0.2 ps<sub>rms</sub>. Measured results of the FDIV at 975-MHz output frequency (5-GHz input clock and fractional division of 5.125) are presented next. Fig. 14 shows the measured jitter before and after the DTC calibration. In the absence of DTC gain calibration,  $\Delta \Sigma$  quantization error leakage limits the DJ to 15 ps [Fig. 14(a)]. DTC gain calibration reduces the quantization error leakage significantly resulting in a DJ of less than 1 ps [Fig. 14(b)]. To illustrate the sensitivity of output jitter to environmental changes and the ability of calibration unit to track them, peak-to-peak jitter is plotted as a function of the gain calibration code for different supply voltages in Fig. 15. DTC gain decreases as supply voltage  $(V_{DD})$ increases, and the optimal calibration code  $(K_G)$  shifts from 98 at  $V_{\rm DD}$  of 0.9 V to 113 at  $V_{\rm DD}$  of 1.0 V. The calibration loop always converges to the optimum calibration code regardless of the output frequency. The peak-to-peak jitter at the optimal gain setting is 13 ps.

The phase noise performance of the stand-alone FDIV is measured using Agilent E5052B signal source analyzer (SSA). Fig. 16(a) shows the measured phase noise plot of the FDIV output (after divide-by-2) when the integer and fractional divide ratios are set to 5, and  $2^{-10}$ , respectively. The additive jitter of the FDIV is mostly deterministic and is due to DTC quantization error and INL. The worst case fractional spur is



Fig. 16. Measured phase noise performance of the stand-alone FDIV when (a)  $\alpha = 2^{-10}$  and (b)  $\alpha = 2^{-14}$ .



Fig. 17. Measured rms jitter integrated from 10 kHz to 40 MHz as a function of fractional division ratio  $(\alpha)$ .

better than -55 dBc. This translates to an estimated DJ of 3.55 ps, using Fourier analysis of a periodic sawtooth phase deviation [35]. The measured integrated jitter from 10 kHz to 40 MHz is about 1.3 ps<sub>rms</sub>. The worst case phase noise performance occurs when the fractional part  $\alpha$  approaches 0 or 1. When an  $\alpha$  of  $2^{-14}$  is used, the measured integrated jitter increased to about 1.44 ps<sub>rms</sub>, as shown in Fig. 16(b). Fig. 17 shows the measured integrated jitter for different fractional division ratios.

Spread spectrum modulation capability of the FDIV is characterized in both time and frequency domains. Fig. 18(a) plots the measured output frequency as a function of time,



Fig. 18. Measured spread spectrum frequency modulation of the FDIV output in time-domain in case of (a) 550-kHz triangle wave with 0.5% modulation depth and (b) 33-kHz triangle wave with 2% modulation depth.



Fig. 19. Measured FDIV output spectrum with and without SSC.

when a 0.55-MHz triangle wave with 0.5% modulation depth is used. Because of the open loop architecture of FDIV, modulation BW is unlimited, and the triangle wave in the plot has very sharp transitions indicating no filtering even with this very wide-BW modulation signal. The modulation depth can be varied precisely to control the amount of EMI reduction depending on the application, unlike SSCGs that use direct VCO modulation technique [36]. Fig. 18(b) shows the measured output frequency as a function of time, using a standard 33-kHz triangle modulation and a modulation depth of 2%. FDIV output spectra (after divide-by-2) shown in Fig. 19 illustrate a peak EMI reduction of better than 22 dB is achieved. This excellent reduction is due to unlimited modulation BW of the open loop FDIV.

|                                        | Elkholy [24] | Li [7]    | Tsai [34]   | Jang [10]      | De Caro [11]   | De Caro [2]    | This               |
|----------------------------------------|--------------|-----------|-------------|----------------|----------------|----------------|--------------------|
|                                        | JSSC'16      | ISSCC'12  | ISSCC'15    | VLSIC'15       | JSSC'10        | JSSC'15        | Work               |
| Architecture                           | Frac-N       | Frac-N    | Frac-N      | Frac-N DPLL    | Digital Period | Digital Period | Frac-N             |
|                                        | DPLL         | DPLL      | DPLL        | (2-Point Mod.) | Synthesizer    | Synthesizer    | Divider            |
| Technology [nm]                        | 65           | 22        | 16          | 65             | 65             | 28             | 65                 |
| Supply [V]                             | 0.9          | 1         | 0.52-0.8    | 1.2            | 1.2            | 1              | 0.9                |
| Input Freq. [GHz]                      | 0.05         | 0.025-0.2 | 0.2         | 0.025          | 1.27           | 3.3            | 5.0*               |
| Output Freq. [GHz]                     | 2.0-5.5      | 0.6-3.6   | 0.25-4.0    | 2.5            | 0.18-1.27      | 0.2-3.3        | 0.02-1.0           |
| Integrated Jitter [ps <sub>rms</sub> ] | 1.9          | 10        | 3.3         | N/A            | 12.8           | 3.16           | 1.44**             |
| Instantaneous Switching                | No           | No        | No          | No             | Yes            | Yes            | Yes                |
| SSC Capability                         | Yes          | Yes       | Yes         | Yes            | Yes            | Yes            | Yes                |
|                                        |              |           | 24dB @ 0.5% | 18dB @ 0.5%    | 20.5dB @ 6%    | 27dB @ 10%     | 22.3dB @ 2%        |
| EMI Reduction                          | N/A          | N/A       | of 3GHz     | of 2.5GHz      | of 750MHz      | of 1GHz        | of 1GHz            |
|                                        |              |           | [RBW=30kHz] | [RBW=30kHz]    | [RBW=100kHz]   | [RBW=100kHz]   | [RBW=24kHz]        |
| Power                                  | 4.0mW        | 18.4mW    | 9.3mW       | 6.0mW          | 19.8mW         | 10.3mW         | 3.2mW              |
| Consumption                            | @5GHz        | @3.6GHz   | @3GHz       | @2.5GHz        | @1.27GHz       | @1GHz          | @1GHz              |
| Power Eff. [mW/GHz]                    | 0.8          | 5.1       | 3.1         | 2.4            | 15.6           | 10.3           | 3.2†               |
| Area [mm <sup>2</sup> ]                | 0.084        | 0.03      | 0.029       | 0.05           | 0.044          | 0.031          | 0.017 <sup>†</sup> |

TABLE I FDIV PERFORMANCE SUMMARY

<sup>†</sup> For a single stand-alone FDIV, and does not account for the integrated PLL.

TABLE II
MOSFET MODEL EQUATIONS USED IN CALCULATION

| NMOS                                                                                                                                                                                                                                                           | PMOS                                                                                             |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|
| $ \frac{I_{n}}{V_{DD}} = \begin{cases} 0 & \upsilon_{i} < n \\ K_{sn} (\upsilon_{i} - n)^{\alpha_{n}} & \upsilon_{o} \geqslant \upsilon'_{don} \\ K_{ln} (\upsilon_{i} - n)^{\frac{\alpha_{n}}{2}} \upsilon_{o} & \upsilon_{o} < \upsilon'_{don} \end{cases} $ | $\frac{I_{p}}{V_{DD}} = \begin{cases} 0 & 1 - \upsilon_{i}$                                      |  |  |  |
| $v'_{\text{don}} = v_{\text{don}} \left( \frac{v_{i} - n}{1 - n} \right)^{\frac{\alpha_{n}}{2}}$                                                                                                                                                               | $v'_{\text{dop}} = v_{\text{dop}} \left( \frac{1 - v_i - p}{1 - p} \right)^{\frac{\alpha_p}{2}}$ |  |  |  |
| where $v_i = V_{GS}/V_{DD}$ , $v_o = V_{DS}/V_{DD}$ ,                                                                                                                                                                                                          | where $v_i = 1 - V_{SG}/V_{DD}$ , $v_o = 1 - V_{SD}/V_{DD}$ ,                                    |  |  |  |
| $n = V_{THn}/V_{DD}, \ \upsilon_{don} = V_{DOn}/V_{DD},$                                                                                                                                                                                                       | $p = \left  V_{THp} \right  / V_{DD}, \ v_{dop} = \left  V_{DOp} \right  / V_{DD},$              |  |  |  |
| $K_{\rm sn} = I_{\rm DOn}/(V_{\rm DD} (1-n)^{\alpha_n}),$                                                                                                                                                                                                      | $K_{sp} = I_{DOp}/(V_{DD} (1-p)^{\alpha_p}),$                                                    |  |  |  |
| $K_{ln} = I_{DOn} / \left( V_{DD} (1 - n)^{\frac{\alpha_n}{2}} v_o \right)$                                                                                                                                                                                    | $K_{lp} = I_{DOp} / \left( V_{DD} (1-p)^{\frac{\alpha_p}{2}} v_o \right)$                        |  |  |  |



Fig. 20. Measured instantaneous frequency switching of the FDIV.

Instantaneous frequency switching capability of the FDIV was measured by changing the fractional part from 1/8 to 7/8, which translates to a frequency step of about 125 MHz. The resulting output frequency plotted as the function of time in Fig. 20 shows that switching time is less than 100 ns, which is limited by the instrument. Power consumption of all the

blocks scales almost linearly with output frequency except for the MMD, whose power scales with input clock frequency. The total power consumption is about 3.2 mW at 1-GHz output frequency and about 1.1 mW at 100-MHz output frequency. Table I shows the performance summary and comparison to state-of-the-art designs. The proposed fractional-N clock generator achieves excellent jitter performance of less than 1.5  $ps_{rms}$ . The all-digital implementation of the divider occupies the smallest area compared to state-of-the-art designs.

#### VI. CONCLUSION

In conclusion, an all-digital generic multi-output clock generator is proposed to meet diverse clocking requirements in SoCs. The proposed open loop FDIV architecture achieves excellent jitter performance by canceling  $\Delta\Sigma$  quantization error using a DTC. Robust performance is achieved across PVT variations by using background calibration. The measured results of the FDIV indicate a low peak-to-peak jitter, excellent spread spectrum EMI reduction, and instantaneous frequency switching.

<sup>\*</sup> Provided externallay or internally using the PLL reported in [24], 
\*\* Measured using external 5GHz input clock with 200fs<sub>rms</sub> jitter,

#### APPENDIX

The  $\alpha$ -power law MOS model [29], [30] has four parameters: the velocity saturation index ( $\alpha$ ), the drain current ( $I_{\rm DO}$ ) at  $V_{\rm GS} = V_{\rm DS} = V_{\rm DD}$ , the drain saturation voltage ( $V_{\rm DO}$ ) at  $V_{\rm GS} = V_{\rm DD}$ , and the threshold voltage ( $V_{\rm TH}$ ). After normalizing the model parameters to supply voltage ( $V_{\rm DD}$ ), NMOS and PMOS model equations, ignoring channel length modulation, are listed in Table II.

As shown in Fig. 8, it is reasonably accurate to assume step input for INV1, where the switching threshold can be defined at  $V_{\rm DD}/2$ . NMOS device  $M_{\rm nl}$  is in saturation and PMOS device  $M_{\rm pl}$  is in cutoff during the output transition from  $V_{\rm DD}$  to  $V_{\rm DD}/2$ . Neglecting the non-linearities in load capacitance  $C_1$ , normalized output voltage,  $v_{\rm ol}$ , is determined by solving the current differential equation  $I_{\rm nl} = -C_1 V_{\rm DD} \cdot d v_{\rm ol}/dt$ . The high-to-low propagation delay of the first inverter is given by

$$t_{\rm d1} = t|_{v_{\rm o1} = 0.5} = \frac{C_1}{2K_{\rm sn1}(1-n_1)^{\alpha_{\rm n1}}} = \frac{C_1V_{\rm DD}}{2I_{\rm DOn1}}.$$
 (9)

For INV2, the fast (or step) input assumption is not valid, and we have to consider the slow falltime of the input edge similar to [29] and [30]. The normalized input voltage of INV2 can be expressed as

$$v_{i2} = \begin{cases} 1, & t < 0 \\ 1 - t/\tau_{F}, & 0 < t < \tau_{F} \\ 0, & t > \tau_{F} \end{cases}$$
 (10)

where the ramp slope can be approximated from INV1 output as  $-1/\tau_{\rm F} \approx d\,v_{\rm o1}/dt = -1/2t_{\rm d1}$ . To solve the differential equation using analysis in [29], the short circuit current flowing through the NMOS device  $M_{\rm n2}$  is neglected, and only the current through PMOS device  $M_{\rm p2}$  is considered  $I_{\rm p2} = +C_2V_{\rm DD} \cdot d\,v_{\rm o2}/dt$ . The normalized output voltage waveform and the low-to-high propagation delay of the second inverter are expressed by

$$v_{o2} = \frac{K_{\rm sp2}\tau_{\rm F}}{C_2} \cdot \frac{(t/\tau_{\rm F} - p_2)^{\alpha_{\rm p2}}}{\alpha_{\rm p2} + 1}$$
(11)

 $t_{\rm d2} = t|_{v_{\rm o2}=0.5} - 0.5\tau_{\rm F}$ 

$$= \tau_{\rm F}(p_2 - 0.5) + \left(\frac{C_2(\alpha_{\rm p2} + 1)}{2K_{\rm sp2}}\right)^{\frac{1}{\alpha_{\rm p2} + 1}} \cdot \tau_{\rm F}^{\frac{\alpha_{\rm p2}}{\alpha_{\rm p2} + 1}}$$
(12)

Then, the total delay equals

$$t_{\rm d}[k] = A(C_{\rm o} + k \cdot C_{\rm u}) + B(C_{\rm o} + k \cdot C_{\rm u})^{\frac{\alpha_{\rm p2}}{\alpha_{\rm p2}+1}}$$
 (13)

where parameters A and B are given by

$$A = \frac{p_2}{K_{\text{col}}(1-n_1)^{\alpha_{\text{nl}}}} \tag{14}$$

$$B = \left(\frac{C_2(a_{p2}+1)}{2K_{sp2}}\right)^{\frac{1}{a_{p2}+1}} \left(\frac{1}{K_{sn1}(1-n_1)^{a_{n1}}}\right)^{\frac{a_{p2}}{a_{p2}+1}}.$$
 (15)

The second term of  $t_{\rm d}$  is a non-linear function of k and directly appears as INL. For more accurate results, we have to consider the short circuit current  $I_{\rm n2}$ , the differential equation is modified to  $I_{\rm p2}-I_{\rm n2}=+C_2V_{\rm DD}\cdot d\,v_{\rm o2}/dt$ . During output transition from 0 to  $V_{\rm DD}/2$ , it is reasonably accurate to assume,

the PMOS device  $M_{\rm p2}$  is in saturation, while NMOS device  $M_{\rm n2}$  operates in linear region as long as  $v_{\rm o2} < v'_{\rm don}$ . To solve the differential equation explicitly,  $I_{\rm n2}$  is approximated similar to [30] as

$$I_{\rm n2}/V_{\rm DD} = K_{\rm ln2}(1-x-n_2)^{\frac{a_{\rm p2}}{2}}v_{\rm o2} \simeq S(x-p_2)$$
 (16)

where  $x = t/\tau_F$  is the normalized time variable and S is the current slope factor. Then, the differential equation and its solution can be expressed by

$$\frac{dv_{02}}{dx} = \frac{\tau_{\rm F}}{C_2} (K_{\rm sp2} \cdot (x - p_2)^{\alpha_{\rm p2}} - S(x - p_2)) \tag{17}$$

$$v_{o2} = \frac{\tau_{\rm F}}{C_2} \left( \frac{K_{\rm sp2}(x - p_2)^{\alpha_{\rm p2} + 1}}{\alpha_{\rm p2} + 1} - \frac{S}{2} (x - p_2)^2 \right). \tag{18}$$

By substituting  $v_{02}$  of (18) in (16), we can calculate S by equating the approximate and the exact NMOS current in the linear region at x = 0.5 point

$$S = \frac{K_{\text{sp2}} \cdot (x - p_2)^{\alpha_{\text{p2}}}}{\alpha_{\text{p2}} + 1} \times \frac{K_{\text{ln2}} \cdot (1 - x - n_2)^{\alpha_{\text{n2}}/2} \cdot \tau_{\text{F}}/C_2}{1 + 0.5(x - p_2) \cdot K_{\text{ln2}} \cdot (1 - x - n_2)^{\alpha_{\text{n2}}/2} \cdot \tau_{\text{F}}/C_2} \bigg|_{x = 0.5}.$$
(19)

When  $v_{o2}$  reaches  $v'_{don}$ ,  $M_{n2}$  enters saturation region. The onset of this region of operation ( $x = x_{satn}$ ) can be found by equating (18) to  $v'_{don}$  where  $v_i = 1$ -x. Then, the differential equation and its solution can be expressed by

$$\frac{dv_{o2}}{dt} = \frac{\tau_{\rm F}}{C_2} (K_{\rm sp2}(x - p_2)^{\alpha_{\rm p2}} - K_{\rm sn2}(1 - x - n_2)^{\alpha_{\rm n2}})$$

$$v_{o2} = v'_{\rm don} + \frac{\tau_{\rm F}}{C_2} \cdot \frac{K_{\rm sp2}}{\alpha_{\rm p2} + 1}$$

$$\times ((x - p_2)^{\alpha_{\rm p2} + 1} - (x_{\rm satn} - p_2)^{\alpha_{\rm p2} + 1})$$

$$+ \frac{\tau_{\rm F}}{C_2} \cdot \frac{K_{\rm sn2}}{\alpha_{\rm n2} + 1}$$

$$\times ((1 - x - n_2)^{\alpha_{\rm n2} + 1} - (1 - x_{\rm satn} - n_2)^{\alpha_{\rm n2} + 1}). \tag{20}$$

Then, the low-to-high propagation delay of INV2 can be calculated as  $t_{\rm d2} = \tau_{\rm F}$  ( $x_{\rm m2} - 0.5$ ), where  $x_{\rm m2}$  is the normalized time value at which  $v_{\rm o2} = 0.5$ . Then, the total delay and the INL of the DTC can be simply calculated.

#### ACKNOWLEDGMENT

The authors would like to thank Mentor Graphics for providing Analog Fast SPICE simulator. They also like to thank S.-J. Kim from the University of Illinois for his assistance in testing.

# REFERENCES

- H. Lakdawala et al., "32 nm ×86 OS-compliant PC on-chip with dualcore atom processor and RF WiFi transceiver," in ISSCC Dig. Tech. Papers, Feb. 2012, pp. 62–64.
- [2] D. de Caro et al., "A 3.3 GHz spread-spectrum clock generator supporting discontinuous frequency modulations in 28 nm CMOS," IEEE J. Solid-State Circuits, vol. 50, no. 9, pp. 2074–2089, Sep. 2015.

- [3] G. Magklis, G. Semeraro, D. H. Albonesi, S. G. Dropsho, S. Dwarkadas, and M. L. Scott, "Dynamic frequency and voltage scaling for a multipleclock-domain microprocessor," *IEEE Micro*, vol. 23, no. 6, pp. 62–68, Nov. 2003.
- [4] A. Allen, J. Desai, F. Verdico, F. Anderson, D. Mulvihill, and D. Krueger, "Dynamic frequency-switching clock system on a quad-core itanium processor," in *ISSCC Dig. Tech. Papers*, Feb. 2009, pp. 62–63.
- [5] J. Tierno et al., "A DPLL-based per core variable frequency clock generator for an eight-core POWER7 microprocessor," in Proc. IEEE VLSI Circuits Symp., Jun. 2010, pp. 85–86.
- [6] F. Ahmad et al., "A 0.5–9.5-GHz, 1.2-µs lock-time fractional-N DPLL with ±1.25%UI period jitter in 16-nm CMOS for dynamic frequency and core-count scaling," *IEEE J. Solid-State Circuits*, vol. 52, no. 1, pp. 21–32, Jan. 2017.
- [7] Y. W. Li, C. Ornelas, H. S. Kim, H. Lakdawala, A. Ravi, and K. Soumyanath, "A reconfigurable distributed all-digital clock generator core with SSC and skew correction in 22 nm high-k tri-gate LP CMOS," in *ISSCC Dig. Tech. Papers*, Feb. 2012, pp. 70–72.
- [8] S.-Y. Lin and S.-I. Liu, "A 1.5 GHz all-digital spread-spectrum clock generator," *IEEE J. Solid-State Circuits*, vol. 44, no. 11, pp. 3111–3119, Nov. 2009.
- [9] G. Marzin, S. Levantino, C. Samori, and A. L. Lacaita, "A 20 Mb/s phase modulator based on a 3.6 GHz digital PLL with -36 dB EVM at 5 mW power," *IEEE J. Solid-State Circuits*, vol. 47, no. 12, pp. 2974–2988, Dec. 2012.
- [10] S. Jang, S. Kim, S. H. Chu, G. S. Jeong, Y. Kim, and D. K. Jeong, "An all-digital bang-bang PLL using two-point modulation and background gain calibration for spread spectrum clock generation," in *IEEE VLSI Circuits Symp. Dig. Tech. Papers*, Jun. 2015, pp. C136–C137.
- [11] D. De Caro, C. A. Romani, N. Petra, A. G. M. Strollo, and C. Parrella, "A 1.27 GHz, all-digital spread spectrum clock generator/synthesizer in 65 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 45, no. 5, pp. 1048–1060, May 2010.
- [12] A. Elkholy, A. Elshazly, S. Saxena, G. Shu, and P. K. Hanumolu, "A 20-to-1000MHz ±14 ps peak-to-peak jitter reconfigurable multi-output all-digital clock generator using open-loop fractional dividers in 65 nm CMOS," in ISSCC Dig. Tech. Papers, Feb. 2014, pp. 272–273.
- [13] C.-M. Hsu, M. Z. Straayer, and M. H. Perrott, "A low-noise wide-BW 3.6-GHz digital ΔΣ fractional-N frequency synthesizer with a noise-shaping time-to-digital converter and quantization noise cancellation," *IEEE J. Solid-State Circuits*, vol. 43, no. 12, pp. 2776–2786, Dec. 2008.
- [14] D. Tasca, M. Zanuso, G. Marzin, S. Levantino, C. Samori, and A. L. Lacaita, "A 2.9–4.0-GHz fractional-N digital PLL with bang-bang phase detector and 560-fs<sub>rms</sub> integrated jitter at 4.5-mW power," *IEEE J. Solid-State Circuits*, vol. 46, no. 12, pp. 2745–2758, Dec. 2011.
- [15] A. Elkholy, T. Anand, W. S. Choi, A. Elshazly, and P. K. Hanumolu, "A 3.7 mW low-noise wide-bandwidth 4.5 GHz digital fractional-N PLL using time amplifier-based TDC," *IEEE J. Solid-State Circuits*, vol. 50, no. 4, pp. 867–881, Apr. 2015.
- [16] B. Neurauter, G. Marzinger, A. Schwarz, and R. Vuketich, "GSM 900/DCS 1800 fractional-N modulator with two-point-modulation," in *IEEE MTT-S Int. Microw. Symp. Dig.*, vol. 1. Jun. 2002, pp. 425–428.
- [17] H. Mair and L. Xiu, "An architecture of high-performance frequency and phase synthesis," *IEEE J. Solid-State Circuits*, vol. 35, no. 6, pp. 835–846, Jun. 2000.
- [18] Z. Fu and S. Hara, "Fractional divider," U.S. Patent 7969251 B2, Jun. 28, 2011.
- [19] Y.-H. Liu and T.-H. Lin, "An energy-efficient 1.5-Mbps wireless FSK transmitter with a ΣΔ-modulated phase rotator," in *Proc. Eur. Solid-State Circuits Conf. (ESSCIRC)*, Sep. 2007, pp. 488–491.
- [20] Y.-H. Liu and T.-H. Lin, "A wideband PLL-based G/FSK transmitter in 0.18 μm CMOS," *IEEE J. Solid-State Circuits*, vol. 44, no. 9, pp. 2452–2462, Sep. 2009.
- [21] P.-E. Su and S. Pamarti, "A 2.4 GHz wideband open-loop GFSK transmitter with phase quantization noise cancellation," *IEEE J. Solid-State Circuits*, vol. 46, no. 3, pp. 615–626, Mar. 2011.
- [22] R. Nonis, W. Grollitsch, T. Santa, D. Cherniak, and N. da Dalt, "DigPLL-lite: A low-complexity, low-jitter fractional-N digital PLL architecture," *IEEE J. Solid-State Circuits*, vol. 48, no. 12, pp. 3134–3145, Dec. 2013.
- [23] N. Nidhi and S. Pamarti, "Design and analysis of a 1.8-GHz open-loop modulator for phase modulation and frequency synthesis using TDC-based calibration," *IEEE Trans. Microw. Theory Techn.*, vol. 65, no. 10, pp. 3975–3988, Oct. 2017.

- [24] A. Elkholy, S. Saxena, R. K. Nandwana, A. Elshazly, and P. K. Hanumolu, "A 2.0–5.5 GHz wide bandwidth ring-based digital fractional-N PLL with extended range multi-modulus divider," *IEEE J. Solid-State Circuits*, vol. 51, no. 8, pp. 1771–1784, Aug. 2016.
- [25] T. A. D. Riley, M. A. Copeland, and T. A. Kwasniewski, "Delta-sigma modulation in fractional-N frequency synthesis," *IEEE J. Solid-State Circuits*, vol. 28, no. 5, pp. 553–559, May 1993.
- [26] A. A. Abidi, "Phase noise and jitter in CMOS ring oscillators," *IEEE J. Solid-State Circuits*, vol. 41, no. 8, pp. 1803–1816, Aug. 2006.
- [27] A. Santiccioli, C. Samori, A. Lacaita, and S. Levantino, "Power-jitter trade-off analysis in digital-to-time converters," *Electron. Lett.*, vol. 53, no. 5, pp. 306–308, Mar. 2017.
- [28] J. M. Rabaey, A. P. Chandrakasan, and B. Nikolic, *Digital Integrated Circuits*, 2nd ed. Englewood Cliffs, NJ, USA: Prentice-Hall, 2002.
- [29] T. Sakurai and A. R. Newton, "Alpha-power law MOSFET model and its applications to CMOS inverter delay and other formulas," *IEEE J. Solid-State Circuits*, vol. 25, no. 2, pp. 584–594, Apr. 1990.
- [30] L. Bisdounis, S. Nikolaidis, and O. Koufopavlou, "Analytical transient response and propagation delay evaluation of the CMOS inverter for short-channel devices," *IEEE J. Solid-State Circuits*, vol. 33, no. 2, pp. 302–306, Feb. 1998.
- [31] J. M. Daga and D. Auvergne, "A comprehensive delay macro modeling for submicrometer CMOS logics," *IEEE J. Solid-State Circuits*, vol. 34, no. 1, pp. 42–55, Jan. 1999.
- [32] D. Auvergne, J. M. Daga, and M. Rezzoug, "Signal transition time effect on CMOS delay evaluation," *IEEE Trans. Circuits Syst. I, Fundam. Theory Appl.*, vol. 47, no. 9, pp. 1362–1369, Sep. 2000.
- [33] A. Ravi et al., "A 2.4-GHz 20-40-MHz channel WLAN digital out-phasing transmitter utilizing a delay-based wideband phase modulator in 32-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 47, no. 12, pp. 3184–3196, Dec. 2012.
- [34] T.-H. Tsai, M.-S. Yuan, C.-H. Chang, C.-C. Liao, C.-C. Li, and R. B. Staszewski, "14.5 a 1.22 ps integrated-jitter 0.25-to-4 GHz fractional-N ADPLL in 16 nm FinFET CM0S," in *ISSCC Dig. Tech. Papers*, Feb. 2015, pp. 1–3.
- [35] S. L. J. Gierkink, "Low-spur, low-phase-noise clock multiplier based on a combination of PLL and recirculating DLL with dual-pulse ring oscillator and self-correcting charge pump," *IEEE J. Solid-State Circuits*, vol. 43, no. 12, pp. 2967–2976, Dec. 2008.
- [36] Y.-B. Hsieh and Y.-H. Kao, "A fully integrated spread-spectrum clock generator by using direct VCO modulation," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 55, no. 7, pp. 1845–1853, Aug. 2008.



Ahmed Elkholy (S'08–M'17) received the B.Sc. (Hons.) and M.Sc. degrees in electrical engineering from Ain Shams University, Cairo, Egypt, in 2008 and 2012, respectively, and the Ph.D. degree from the University of Illinois at Urbana–Champaign, Urbana, IL, USA, in 2016.

From 2008 to 2012, he was an Analog/Mixed-Signal Design Engineer with Si-Ware Systems, Cairo, designing high-performance clocking circuits and *LC*-based reference oscillators. He was with Xilinx, San Jose, CA, USA, and Silicon Labs,

Austin, TX, USA, from 2014 to 2016, respectively. He is currently a Post-Doctoral Research Associate with the University of Illinois at Urbana–Champaign. His current research interests include frequency synthesizers, high-speed serial links, and low-power data converters.

Dr. Elkholy was a recipient of the IEEE Solid-State Circuits Society (SSCS) Pre-Doctoral Achievement Award from 2015 to 2016, the Analog Devices Outstanding Student Designer Award in 2016, and the M. E. Van Valkenburg Graduate Research Award from the University of Illinois at Urbana–Champaign from 2016 to 2017. He received the IEEE SSCS Student Travel Grant Award in 2015, the Intel/IBM/Catalyst Foundation CICC Student Award in 2015, the Edward N. Rickert Engineering Fellowship from Oregon State University from 2012 to 2013, and the Best M.Sc. Thesis Award from Ain Shams University in 2012. He serves as a Reviewer for the IEEE JOURNAL OF SOLID-STATE CIRCUITS, the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I & II, and the IEEE International Symposium on Circuits and Systems.



Saurabh Saxena (S'10–M'16) received the B.Tech. degree in electrical engineering and the M.Tech. degree in microelectronics and VLSI design from IIT Madras, Chennai, India, in 2009, and the Ph.D. degree in electrical and computer engineering from the University of Illinois at Urbana–Champaign, Champaign, IL, USA, in 2015.

He is currently an Assistant Professor with the Department of Electrical Engineering, IIT Madras. His current research interests include delta-sigma

modulators, high-speed I/O interfaces, and clocking circuits.

Dr. Saxena serves as a Reviewer for the IEEE JOURNAL OF SOLID-STATE CIRCUITS, the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I, the IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION SYSTEMS, and the International Symposium on Circuits and Systems.



Guanghua Shu (S'10–M'17) received the M.S. degree in microelectronics from Fudan University, Shanghai, China, and the Ph.D. degree from the Department of Electrical and Computer Engineering, University of Illinois at Urbana–Champaign, Champaign, IL, USA.

In 2014, he was a Research Intern with Xilinx, San Jose, CA, USA, where he was developing power and area-efficient parallel link architectures. He was involved in 56-Gb/s wireline receivers both in electrical and optical with the IBM Thomas

J. Watson Research Center, Mixed-Signal Communication IC Design Group, Yorktown Heights, NY, USA, in 2014 and 2015. He is currently a Research Staff with Oracle Labs, Belmont, CA, USA. His current research interests include energy-efficient wireline communication systems, clocking circuits, power converters, and hardware accelerations for efficient computing systems.

Dr. Shu was a recipient of the Dissertation Completion Fellowship from the University of Illinois at Urbana–Champaign from 2015 to 2016 and the IEEE Solid-State Circuits Society Predoctoral Achievement Award from 2014 to 2015. He serves as a Reviewer for the IEEE JOURNAL OF SOLID-STATE CIRCUITS, the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I & II, the IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION SYSTEMS, and the International Symposium on Circuits and Systems.



Amr Elshazly (S'04–M'13) received the B.Sc. (Hons.) and M.Sc. degrees from Ain Shams University, Cairo, Egypt, in 2003 and 2007, respectively, and the Ph.D. degree from Oregon State University, Corvallis, OR, USA, in 2012, all in electrical engineering.

From 2004 to 2006, he was a VLSI Circuit Design Engineer with AIAT, Inc., Cairo, where he was involved in the design of RF building blocks. From 2006 to 2007, he was with Mentor Graphics Inc., Cairo, where he was involved in designing multi-

standard clock and data recovery circuits. He is currently a Design Engineer with Intel Corporation, Hillsboro, OR, USA, where he is involved in developing high-performance high-speed I/O circuits and architectures for next generation process technologies. His current research interests include high-speed serial links, frequency synthesizers, digital PLLs, multiplying DLLs, clock and data recovery circuits, data converter techniques, and low-power mixed-signal circuits.

Dr. Elshazly received the Analog Devices Outstanding Student Designer Award in 2011, the Center for Design of Analog-Digital Integrated Circuits Best Poster Award in 2012, and the Graduate Research Assistant of the Year Award in 2012 from the College of Engineering, Oregon State University. He serves as a Reviewer for the IEEE JOURNAL OF SOLID-STATE CIRCUITS, the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I & II, the IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION SYSTEMS, the IEEE International Symposium on Circuits and Systems, the IEEE International Conference of Electronic Circuits Systems, and the IEEE Asian Solid State Circuits Conference.



**Pavan Kumar Hanumolu** (S'99–M'07) received the Ph.D. degree from the School of Electrical Engineering and Computer Science, Oregon State University, Corvallis, OR, USA, in 2006.

He was with Oregon State University until 2013. He is currently a Professor with the Department of Electrical and Computer Engineering and a Research Professor with the Coordinated Science Laboratory, University of Illinois at Urbana–Champaign, Urbana, IL, USA. His current research interests include energy-efficient integrated circuit implemen-

tation of analog and digital signal processing, sensor interfaces, wireline communication systems, and power conversion.